January 21, 2025

CAD Engineer - Formal Verification

Mid • On-site

$121,900 - $183,600/yr

Cupertino, CA

Summary

Posted:
Role Number:200587500
Do you love creating elegant solutions to highly complex challenges? Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, you’ll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You’ll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means you’ll be responsible for crafting and building the technology that fuels Apple’s devices. Together, you and your team will enable our customers to do all the things they love with their devices! In the CAD organization, you will get to create new software and technologies that will enable other Apple engineers create products for millions of customers across the world.

Description

Formal Verification CAD engineering plays a major role in promoting a reliable work environment for Formal Verification teams. There are many applications within the formal verification arena that need support and development, such as formal property checking, low power, connectivity checks, sequential equivalence checking (SEC), and coverage. As member of our CAD team, you will develop, maintain, and enhance the flows that our internal teams use to create the next generation of Apple products. In addition to maintaining and enhancing our Formal Verification flow, the position offers a large variety of opportunities ranging from detailed application profiling and tuning to development of Continuous Integration/Deployment pipelines to large scale compute cluster management. You will have the opportunity to integrate your ideas and add new features to the system as well as collaborate with other CAD teams in various functional front-end areas. Core Responsibilities: - You will be responsible for developing, maintaining, and enhancing an existing system of executing a formal verification tool - You will help out with supporting our existing Jasper reset analysis, SEC and formal proofing flows - You will help debug vendor tool problems and interact with designers/formal verification team to help solve their problems

Minimum Qualifications

  • Experience scripting in Python, Perl, or Kotlin
  • Experience in Software Development with Test in-mind
  • Minimum requirement of Bachelors Degree

Preferred Qualifications

  • Knowledge in Verilog and System Verilog is a plus
  • Experience in formal verification is a plus
  • Experience in continuous integration/continuous delivery solutions (ex. GitLab, TeamCity, Jenkins, etc) is a plus
  • Experience with DevOps flows is a plus
  • Machine Learning experience is a plus
  • Comfortable with co-developing an existing system

Pay & Benefits

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.