As an ASIC Design Engineer in the Pixel IP design team, you will work closely with many multi-functional teams (chip integration, physical design, power, logic design, and verification) to build dedication and low power pixel processing engines. Your expertise in integrating large systems-on-a-chip, low-power design techniques, and front-end implementation will enable the team to deliver high performance and low power pixel processing engines on time.
In this front-end design role, your tasks will include:
- Being responsible for the integration of large pixel-processing subsystems using SystemVerilog, connecting to high-performance on-chip networks using virtual memory addressing, adding Design-For-Test (DFT) logic, and managing clocks, resets, and power domains.
- Writing detailed micro-architectural specifications.
- Performing front-end implementation, including logic synthesis, clock & reset domain-crossing checks, static timing analysis, power analysis, logic equivalence checking.
- Working with Physical Design teams for physical floorplanning and timing closure.
- Collaborating with multi-functional teams to explore solutions that improve performance while minimizing power and area.
- Working closely with design verification and formal verification teams to debug and verify functionality and performance.